# 16 MHz Function Generator

### NI 5401

- 1 channel
- 16 MHz sine wave
- 1 MHz square, triangle, ramp waveforms
- 9.31 mHz frequency resolution
- 12-bit resolution
- $\bullet$  50 or 75  $\Omega$  output impedence, software selectable
- Linear and logarithmic sweeps
- Frequency hopping
- 4 triggering modes
- SYNC (TTL) output
- 16 KB memory for arbitrary waveform generation

#### Models

- NI PCI-5401
- NI PXI-5401

### **Operating Systems**

Windows 2000/NT/XP/Me/9x

### **Recommended Software**

- LabVIEW
- LabWindows/CVI
- Measurement Studio for Visual C++

### Other Compatible Software

- Visual Basic
- C/C++

### **Driver Software (included)**

**Calibration Certificate Included** See page 21.





### **Overview**

NI 5401 devices are full-featured 40 MS/s function generators for use with PCI and PXI. Using an NI 5401, you combine the power and capability of a stand-alone function generator with the flexibility and benefits of your computer to create highly capable virtual instrument solutions.

Direct digital synthesis (DDS) is used to precisely generate standard waveforms that are repetitive in nature, including sine, TTL, square, and triangular waveforms. The number of waveform samples stored is 16,384, and the number of frequency steps that can be stored in the instruction FIFO memory is 512. The minimum frequency resolution is 9.31 mHz.

Analog voltages generated by the 12-bit DAC pass through a lowpass filter and amplification/attenuation scheme to maximize dynamic range.

### **SYNC Output**

The SYNC output is a TTL version of the sine wave generated by the DAC and has a maximum frequency of 16 MHz. SYNC is useful as a high-frequency resolution and software-programmable clock source.

## **Triggering**

Triggering controls the starting and stopping of waveform generation. Trigger sources are either external or software controlled. Like the NI 5411 AWGs, NI 5401 generators, include four triggering modes - single, continuous, stepped, and burst. See page 470 for a description of each mode.

# **INFO CODES** For more information. or to order products online visit ni.com/info and enter: pxi5401 pci5401 **BUY ONLINE!**

# **Frequency Hopping** and Frequency Sweeps

Frequency hopping and frequency sweeps are possible using the linking capabilities in DDS mode. All frequency changes are phase continuous, and a burst of several tones can be generated.

### **Phase-Locked Loops**

The phase-locked loops (PLLs) of the instruments synchronize waveform generation to an external clock to within a tuning range of ±100 ppm. The reference clock source may come from the external connector, RTSI bus (for PCI), or PXI trigger bus (for PXI). The NI 5401 phase-locks to an external reference clock source of 1 MHz or 5 to 20 MHz in 1 MHz steps. The PLL can lock to a signal level from 1.0  $V_{p-p}$  to 5.0  $V_{p-p}$ .

| Product | Bus      | Operating<br>Systems     | Channels | Update<br>Rate | Frequency<br>Range (sine) | Resolution | Memory |
|---------|----------|--------------------------|----------|----------------|---------------------------|------------|--------|
| NI 5401 | PCI, PXI | Windows 2000/NT/XP/Me/9x | 1        | 40 MS/s        | 16 MHz                    | 12 bits    | 16 KB  |

Table 1. NI 5401 Channel, Speed, and Resolution Specifications

# 16 MHz Function Generator

### **Calibration**

Every NI 5401 is factory calibrated and is shipped with a calibration certificate verifying that it meets NIST-traceable standards. You can perform self-calibration (internal calibration) to ensure that your device is within specifications. If you want to externally calibrate your device return your NI 5401 to National Instruments or ship it to a qualified metrology lab for recalibration. External calibration is usually performed on an annual basis.

Please see page 21 or visit ni.com/calibration for more information about calibration services.

#### I/O Connector

The PCI-5401 has three SMB connectors for access to the analog output on ARB, to the sync pulse on SYNC, and to the PLL reference input on PLL Ref. The Dig Out connector is a 50-pin, very-high-density (VHD) SCSI connector for access to the external trigger input. The PXI-5401 has two BNC connectors for the analog output and SYNC pulse signals, and two SMB connectors for the PLL reference signal and external trigger input. The PXI-5401 does not have a VHD SCSI connector.



Figure 1. The Source Soft Front Panel provides interactive control of the NI 5401.

### **Software**

To build an automated test application or integrate an NI 5401 in your test software, use the IVI-compliant NI-FGEN instrument driver with:

- LabVIEW
- LabWindows/CVI
- Measurement Studio for Visual C++
- Microsoft Visual Basic
- Microsoft C++

#### **Interactive Control**

NI 5401 generators come with the versatile Sources Soft Front Panel (SFP) with which you can interactively control the device. You can generate standard and arbitrary periodic waveforms with control of frequency, amplitude, and DC offset amplitude with the Sources SFP. You can generate linear and logarithmic frequency sweeps and phase-continuous frequency hopping of standard waveforms. Additionally, you can use the Sources SFP to set the sequential output with several triggering modes.

# **Ordering Information**

NI PCI-5401 .....

Includes the NI 5401 hardware, cable, NI-FGEN, Sources Soft Front Panel, and calibration certificate.

For information on extended warranty and value added services, see page 20.

See page 480 for accessory and cable options.

# **16 MHz Function Generator**

| mese specifications are typical at 25 | °C unless otherwise stated.                        | Timing I/O                                           |                                     |  |  |
|---------------------------------------|----------------------------------------------------|------------------------------------------------------|-------------------------------------|--|--|
| Analog Output                         |                                                    | Internal                                             |                                     |  |  |
| Number of channels                    | 1                                                  | Update clock                                         | 40 MHz maximum                      |  |  |
| Resolution                            |                                                    | Interval count                                       | 2 to 65,535                         |  |  |
|                                       | 40 MS/s maximum; 610 S/s minimum                   | Internal clock                                       |                                     |  |  |
| ype of DAC                            |                                                    | Frequency                                            | 40 MHz                              |  |  |
| DDS accumulator                       | · · -                                              | Initial accuracy                                     |                                     |  |  |
| requency range                        | 62 516                                             | Temperature stability (0 to 55° C)                   | 15.15.                              |  |  |
| Sine                                  | 16 MHz maximum                                     | Aging (1 year)                                       |                                     |  |  |
| SYNC (TTL)                            |                                                    |                                                      |                                     |  |  |
| Square                                |                                                    | Phase Locking                                        | Innuit assessed DTCI along line     |  |  |
| Ramp                                  |                                                    | External reference sources                           |                                     |  |  |
| Triangle                              |                                                    | Deference alrely francisco                           | or internal                         |  |  |
| requency resolution (DDS mode)        |                                                    | Reference clock frequencies                          |                                     |  |  |
|                                       | 0.01 11112                                         | Frequency locking range                              | ±100 ppm                            |  |  |
| /oltage Output                        |                                                    | Digital Trigger                                      |                                     |  |  |
| langes                                |                                                    | Compatibility                                        | TTL                                 |  |  |
|                                       | ±10 V into high impedance load                     | Response                                             | Rising edge                         |  |  |
| Accuracy                              |                                                    | Pulse width                                          | 20 ns minimum                       |  |  |
| Output attenuation                    |                                                    | Trigger to waveform output                           |                                     |  |  |
| Resolution                            | 0.001 dB steps                                     | DDS mode                                             | 28 sample clocks + 150 ns, maximum  |  |  |
| Preattenuation offset                 |                                                    | DT01 D DV1 T : 1 :                                   |                                     |  |  |
| Range                                 | $\pm 2.5$ V into 50 $\Omega$ (but with less than   | RTSI Bus, PXI Trigger Lines                          |                                     |  |  |
|                                       | 10 dB of attenuation, single maximum               | Trigger lines                                        |                                     |  |  |
|                                       | and offset [before attenuation] must               | Clock lines                                          |                                     |  |  |
|                                       | not exceed $\pm 5 \text{ V}$ [(into 50 $\Omega$ )] | Bus Interface                                        | Slave                               |  |  |
| Accuracy                              |                                                    |                                                      |                                     |  |  |
| Output coupling                       |                                                    | SYNC out                                             |                                     |  |  |
|                                       | 50 or 75 $\Omega$ , software selectable            | Level                                                |                                     |  |  |
| oad impedance                         |                                                    | Duty cycle                                           | 20 to 80%, software controllable    |  |  |
| Output enable                         |                                                    | External Clock Reference Input                       |                                     |  |  |
| Protection                            | Short circuit protected                            | Frequency                                            | 1 MHz or 5 to 20 MHz, in 1 MHz step |  |  |
| Sine Spectral Purity                  |                                                    | Amplitude                                            | 1.0 to 5 Vpp                        |  |  |
| Harmonic and spurious                 |                                                    | D D                                                  |                                     |  |  |
| Up to 1 MHz                           | 60 dBc                                             | Power Requirements                                   |                                     |  |  |
| Up to 16 MHz                          |                                                    | +5 VDC                                               |                                     |  |  |
|                                       | 105 dBc/Hz at 10 kHz from carrier                  | +12 VDC                                              | 125 mA                              |  |  |
|                                       |                                                    | Physical                                             |                                     |  |  |
| Filter Characteristics                |                                                    | Dimensions                                           |                                     |  |  |
| riller Characteristics                |                                                    | PCI                                                  | 33.8 by 9.9 cm (13.3 by 3.9 in.)    |  |  |
| Digital                               |                                                    | PXI                                                  |                                     |  |  |
| Type                                  | Half-band interpolating                            | I/O Connectors                                       | 10 57 10 011 (0.0 57 0.0 11)        |  |  |
| Selection                             | Software switchable                                | Arb out, SYNC out (PCI)                              | SMB                                 |  |  |
| Taps                                  |                                                    | Arb out, SYNC out (PXI)                              |                                     |  |  |
| Filter coefficients                   | Fixed 20-bit                                       | PLL reference in (PCI, PXI)                          |                                     |  |  |
| Data interpolating frequency          | 80 MS/s                                            | External trigger (PCI)                               |                                     |  |  |
| Pipeline signal delay                 |                                                    | External trigger (PXI)                               |                                     |  |  |
| Analog                                |                                                    |                                                      |                                     |  |  |
| Type                                  | 7th-order I -C lownass filter                      | Environment                                          |                                     |  |  |
| Passband ripple                       | · · · · · · · · · · · · · · · · · · ·              | Operating temperature                                | 0 to 55 °C                          |  |  |
| r assband ripple                      | ±2 05                                              | Storage temperature                                  | -20 to 70 °C                        |  |  |
|                                       |                                                    | Relative humidity                                    |                                     |  |  |
|                                       |                                                    | Cautifications and Committees                        |                                     |  |  |
| Naveform Definition                   | 16.384 samples exact, 16-bit                       | Certifications and Compliances CE Mark Compliance (€ |                                     |  |  |
| <b>Navetorm Definition</b><br>Memory  |                                                    |                                                      |                                     |  |  |