# Sensitive Gate Silicon Controlled Rectifiers Reverse Blocking Thyristors Annular PNPN devices designed for high volume consumer applications such as relay and lamp drivers, small motor controls, gate drivers for larger thyristors, and sensing and detection circuits. Supplied in an inexpensive plastic TO-92/TO-226AA package which is readily adaptable for use in automatic insertion equipment. #### Foaturos - Sensitive Gate Trigger Current 200 µA Maximum - Low Reverse and Forward Blocking Current $50 \mu A$ Maximum, $T_C = 110^{\circ} C$ - Low Holding Current 5 mA Maximum - Passivated Surface for Reliability and Uniformity - These are Pb-Free Devices MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------|----------------------------------------|------------------------|------------------| | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ | V <sub>DRM</sub> ,<br>V <sub>RRM</sub> | 30<br>60<br>100<br>200 | V | | On-State Current RMS (180° Conduction Angles; T <sub>C</sub> = 80°C) | I <sub>T(RMS)</sub> | 0.8 | Α | | *Average On-State Current (180° Conduction Angles) $ (T_C = 67^\circ C) $ $ (T_C = 102^\circ C) $ | I <sub>T(AV)</sub> | 0.51<br>0.255 | Α | | *Peak Non-repetitive Surge Current,<br>$T_A = 25$ °C (1/2 cycle, Sine Wave, 60 Hz) | I <sub>TSM</sub> | 10 | Α | | Circuit Fusing Considerations (t = 8.3 ms) | l <sup>2</sup> t | 0.4 | A <sup>2</sup> s | | *Average On-State Current (180° Conduction Angles) $(T_C = 67^{\circ}C)$ $(T_C = 102^{\circ}C)$ | I <sub>T(AV)</sub> | 0.51<br>0.255 | А | | *Forward Peak Gate Power (Pulse Width $\leq$ 1.0 $\mu$ sec; $T_A = 25^{\circ}C$ ) | P <sub>GM</sub> | 0.1 | W | | *Forward Average Gate Power (T <sub>A</sub> = 25°C, t = 8.3 ms) | P <sub>G(AV)</sub> | 0.01 | W | | *Forward Peak Gate Current (Pulse Width ≤ 1.0 μsec; T <sub>A</sub> = 25°C) | I <sub>GM</sub> | 1.0 | Α | | *Reverse Peak Gate Voltage (Pulse Width ≤ 1.0 µsec; T <sub>A</sub> = 25°C) | V <sub>RGM</sub> | 5.0 | V | | *Operating Junction Temperature Range | TJ | -40 to<br>+110 | °C | | *Storage Temperature Range | T <sub>stg</sub> | -40 to<br>+150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Ratings apply for zero or negative gate voltage; however, positive gate voltage shall not be applied concurrent with negative potential on the anode. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded. \*Indicates JEDEC Registered Data. ON Semiconductor® http://onsemi.com ### SILICON CONTROLLED RECTIFIERS 0.8 A RMS, 30 – 200 V Y = Year WW = Work Week 50xx | PIN ASSIGNMENT | | | | | |----------------|---------|--|--|--| | 1 | Cathode | | | | | 2 | Gate | | | | | 3 | Anode | | | | Specific Device Code #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |------------------------------------------------|-----------------|-----|------| | *Thermal Resistance, Junction-to-Case (Note 2) | $R_{ heta JC}$ | 75 | °C/W | | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 200 | °C/W | <sup>2.</sup> This measurement is made with the case mounted "flat side down" on a heatsink and held in position by means of a metal clamp over the curved surface. #### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------|--------|------------|------------|--------------------------| | OFF CHARACTERISTICS | | • | | • | • | • | | *Peak Repetitive Forward or Reverse Blocking Curro<br>(V <sub>AK</sub> = Rated V <sub>DRM</sub> or V <sub>RRM</sub> ) | ent (Note 3)<br>T <sub>C</sub> = 25°C<br>T <sub>C</sub> = 110°C | I <sub>DRM</sub> , I <sub>RRM</sub> | -<br>- | -<br>- | 10<br>50 | μ <b>Α</b><br>μ <b>Α</b> | | ON CHARACTERISTICS | | | | | | | | *Peak Forward On-State Voltage (Note 4)<br>(I <sub>TM</sub> = 1.2 A peak @ T <sub>A</sub> = 25°C) | | $V_{TM}$ | - | - | 1.7 | V | | Gate Trigger Current (Continuous DC) (Note 5) $*(V_{AK} = 7.0 \text{ Vdc}, R_L = 100 \Omega)$ | T <sub>C</sub> = 25°C<br>T <sub>C</sub> = -40°C | I <sub>GT</sub> | -<br>- | -<br>- | 200<br>350 | μΑ | | Gate Trigger Voltage (Continuous DC) (Note 5) $*(V_{AK} = 7.0 \text{ Vdc}, R_L = 100 \Omega)$ | $T_C = 25^{\circ}C$<br>$T_C = -40^{\circ}C$ | V <sub>GT</sub> | - | -<br>- | 0.8<br>1.2 | V | | *Gate Non-Trigger Voltage $(V_{AK} = Rated \ V_{DRM}, \ R_L = 100 \ \Omega) \ T_C = 110^{\circ}C$ | | V <sub>GD</sub> | 0.1 | - | - | V | | Holding Current (Note 3) *(V <sub>AK</sub> = 7.0 Vdc, initiating current = 20 mA) | $T_C = 25^{\circ}C$<br>$T_C = -40^{\circ}C$ | lн | -<br>- | -<br>- | 5.0<br>10 | mA | | Turn-On Time Delay Time Rise Time $(I_{GT} = 1.0 \text{ mA}, V_D = \text{Rated } V_{DRM},$ Forward Current = 1.0 A, di/dt = 6.0 A/ $\mu$ s | | t <sub>d</sub><br>t <sub>r</sub> | - | 3.0<br>0.2 | -<br>- | μs | | Turn-Off Time<br>(Forward Current = 1.0 A pulse,<br>Pulse Width = 50 $\mu$ s,<br>0.1% Duty Cycle, di/dt = 6.0 A/ $\mu$ s,<br>dv/dt = 20 V/ $\mu$ s, I <sub>GT</sub> = 1 mA) 2N5060, 2 | 2N5061 | tq | _ | 10 | _ | μS | | 2N5062, 2 | 2N5064 | | - | 30 | _ | | | DYNAMIC CHARACTERISTICS | | | | | | | | Critical Rate of Rise of Off–State Voltage (Rated $V_{DRM}$ , Exponential, $R_{GK} = 1 \text{ k}\Omega$ ) | | dv/dt | | 30 | | V/µs | <sup>\*</sup>Indicates JEDEC Registered Data. <sup>\*</sup>Indicates JEDEC Registered Data. <sup>3.</sup> $R_{GK}$ = 1000 $\Omega$ is included in measurement. 4. Forward current applied for 1 ms maximum duration, duty cycle $\leq$ 1%. 5. $R_{GK}$ current is not included in measurement. #### **Voltage Current Characteristic of SCR** | Symbol | Parameter | |------------------|-------------------------------------------| | $V_{DRM}$ | Peak Repetitive Off State Forward Voltage | | I <sub>DRM</sub> | Peak Forward Blocking Current | | V <sub>RRM</sub> | Peak Repetitive Off State Reverse Voltage | | I <sub>RRM</sub> | Peak Reverse Blocking Current | | $V_{TM}$ | Peak on State Voltage | | I <sub>H</sub> | Holding Current | #### **CURRENT DERATING** Figure 1. Maximum Case Temperature Figure 2. Maximum Ambient Temperature #### **CURRENT DERATING** Figure 3. Typical Forward Voltage Figure 4. Maximum Non-Repetitive Surge Current Figure 5. Power Dissipation Figure 6. Thermal Response #### **TYPICAL CHARACTERISTICS** Figure 7. Typical Gate Trigger Voltage **Figure 8. Typical Gate Trigger Current** Figure 9. Typical Holding Current #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|--------------------|-----------------------| | 2N5060G | TO-92<br>(Pb-Free) | 5000 Units / Box | | 2N5060RLRA | TO-92 | 2000 / Tape & Reel | | 2N5060RLRAG | TO-92<br>(Pb-Free) | 2000 / Tape & Reel | | 2N5060RLRMG | TO-92<br>(Pb-Free) | 2000 / Ammo Pack | | 2N5061G | TO-92<br>(Pb-Free) | 5000 Units / Box | | 2N5061RLRAG | TO-92<br>(Pb-Free) | 2000 / Tape & Reel | | 2N5062G | TO-92<br>(Pb-Free) | 5000 Units / Box | | 2N5062RLRAG | TO-92<br>(Pb-Free) | 2000 / Tape & Reel | | 2N5064RLRMG | TO-92<br>(Pb-Free) | 2000 / Ammo Pack | | 2N5064RLRAG | TO-92<br>(Pb-Free) | 2000 / Tape & Reel | | 2N5064G | TO-92<br>(Pb-Free) | 5000 Units / Box | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. TO-92 (TO-226) 1 WATT CASE 29-10 **ISSUE A** **DATE 08 MAY 2012** STRAIGHT LEAD **BENT LEAD** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI - 714.5M, 1994. CONTROLLING DIMENSION: INCHES. CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED. - UNIONI HOLLEU, DIMENSION F APPLIES BETWEEN DIMENSIONS P AND L DIMENSIONS D AND J APPLY BETWEEN DI-MENSIONS L AND K MINIMUM. THE LEAD DIMENSIONS ARE UNCONTROLLED IN DIMENSION P AND BEYOND DIMENSION K MINIMUM. | | INC | HES | MILLIN | IETERS | |-----|-------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.175 | 0.205 | 4.44 | 5.21 | | В | 0.290 | 0.310 | 7.37 | 7.87 | | С | 0.125 | 0.165 | 3.18 | 4.19 | | D | 0.018 | 0.021 | 0.46 | 0.53 | | F | 0.016 | 0.019 | 0.41 | 0.48 | | G | 0.045 | 0.055 | 1.15 | 1.39 | | Н | 0.095 | 0.105 | 2.42 | 2.66 | | J | 0.018 | 0.024 | 0.46 | 0.61 | | K | 0.500 | | 12.70 | | | L | 0.250 | | 6.35 | | | N | 0.080 | 0.105 | 2.04 | 2.66 | | Р | | 0.100 | | 2.54 | | R | 0.135 | | 3.43 | | | ٧ | 0.135 | | 3.43 | | - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME - CONTROLLING DIMENSION: INCHES. CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED. - DIMENSION F APPLIES BETWEEN DIMENSIONS P AND L. DIMENSIONS D AND J APPLY BETWEEN DIMENSIONS L AND K MINIMUM. THE LEAD DIMENSIONS ARE UNCONTROLLED IN DIMENSION P AND BEYOND DIMENSION K MINIMUM. | | INC | HES | MILLIN | IETERS | |-----|-------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.175 | 0.205 | 4.44 | 5.21 | | В | 0.290 | 0.310 | 7.37 | 7.87 | | С | 0.125 | 0.165 | 3.18 | 4.19 | | D | 0.018 | 0.021 | 0.46 | 0.53 | | G | 0.094 | 0.102 | 2.40 | 2.80 | | J | 0.018 | 0.024 | 0.46 | 0.61 | | K | 0.500 | | 12.70 | | | N | 0.080 | 0.105 | 2.04 | 2.66 | | P | | 0.100 | | 2.54 | | R | 0.135 | | 3.43 | | | ٧ | 0.135 | | 3.43 | | #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98AON52857E | Electronic versions are uncontrolled except when accessed directly from the Document Reprinted versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TO-92 (TO-226) 1 WATT | | PAGE 1 OF 2 | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ## **TO-92 (TO-226) 1 WATT** CASE 29-10 ISSUE A #### DATE 08 MAY 2012 | STYLE 1:<br>PIN 1.<br>2.<br>3. | EMITTER<br>BASE<br>COLLECTOR | STYLE 2:<br>PIN 1.<br>2.<br>3. | BASE<br>EMITTER<br>COLLECTOR | STYLE 3:<br>PIN 1.<br>2.<br>3. | ANODE<br>ANODE<br>CATHODE | STYLE 4:<br>PIN 1.<br>2.<br>3. | CATHODE<br>CATHODE<br>ANODE | STYLE 5:<br>PIN 1.<br>2.<br>3. | DRAIN<br>SOURCE<br>GATE | |--------------------------------|---------------------------------------|---------------------------------|--------------------------------------------|---------------------------------|-------------------------------------|---------------------------------|-----------------------------------|---------------------------------|-----------------------------------| | | GATE<br>SOURCE & SUBSTRATE<br>DRAIN | STYLE 7:<br>PIN 1.<br>2.<br>3. | SOURCE<br>DRAIN<br>GATE | STYLE 8:<br>PIN 1.<br>2.<br>3. | DRAIN<br>GATE<br>SOURCE & SUBSTRATE | STYLE 9:<br>PIN 1.<br>2.<br>3. | BASE 1<br>EMITTER<br>BASE 2 | STYLE 10:<br>PIN 1.<br>2.<br>3. | CATHODE<br>GATE<br>ANODE | | 2. | ANODE<br>CATHODE & ANODE<br>CATHODE | STYLE 12:<br>PIN 1.<br>2.<br>3. | MAIN TERMINAL 1<br>GATE<br>MAIN TERMINAL 2 | STYLE 13:<br>PIN 1.<br>2.<br>3. | ANODE 1<br>GATE<br>CATHODE 2 | STYLE 14:<br>PIN 1.<br>2.<br>3. | EMITTER<br>COLLECTOR<br>BASE | STYLE 15:<br>PIN 1.<br>2.<br>3. | ANODE 1<br>CATHODE<br>ANODE 2 | | PIN 1.<br>2. | ANODE | PIN 1. | COLLECTOR<br>BASE<br>EMITTER | STYLE 18:<br>PIN 1.<br>2.<br>3. | ANODE | STYLE 19:<br>PIN 1.<br>2.<br>3. | GATE<br>ANODE<br>CATHODE | 2. | NOT CONNECTED<br>CATHODE<br>ANODE | | PINI 1 | COLLECTOR<br>EMITTER<br>BASE | PIN 1. | SOURCE | PIN 1. | GATE | PIN 1.<br>2. | EMITTER | PIN 1.<br>2. | MT 1 | | | V <sub>CC</sub><br>GROUND 2<br>OUTPUT | STYLE 27:<br>PIN 1.<br>2.<br>3. | MT<br>SUBSTRATE<br>MT | 2. | CATHODE<br>ANODE<br>GATE | 2. | NOT CONNECTED<br>ANODE<br>CATHODE | 2. | DRAIN<br>GATE<br>SOURCE | | PIN 1.<br>2. | GATE<br>DRAIN<br>SOURCE | PIN 1. | BASE | PIN 1.<br>2. | RETURN<br>INPUT<br>OUTPUT | PIN 1.<br>2. | INPUT<br>GROUND<br>LOGIC | | | | DOCUMENT NUMBER: | 98AON52857E | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TO-92 (TO-226) 1 WATT | | PAGE 2 OF 2 | | | ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: a Phone: 00421 33 790 2910 Phone: 011 421 33 790 2910 For additional information, please contact your local Sales Representative